



| FPGA DESIGN          |        |                                                                                                                      |      |  |  |
|----------------------|--------|----------------------------------------------------------------------------------------------------------------------|------|--|--|
| 247.                 | ITVL41 | Design Of Efficient Multiplier Less Modified<br>Cosine-Based Comb Decimation Filters:<br>Analysis And Implementation | 2017 |  |  |
| 248.                 | ITVL42 | Generating AMS Behavioral Models with Formal Guarantees on Feature Accuracy                                          | 2017 |  |  |
| 249.                 | ITVL43 | Compact Implementations of FPGA-Based PUFs with Enhanced Performance                                                 | 2017 |  |  |
| 250.                 | ITVL44 | High Performance Parallel Decimal Multipliers Using Hybrid BCD Codes                                                 | 2017 |  |  |
| 251.                 | ITVL45 | HUB-Floating-Point for improving FPGA implementations of DSP Applications                                            | 2017 |  |  |
| 252.                 | ITVL46 | A Residue-to-Binary Converter for the Extended Four-Moduli Set $\{2n - 1, 2n + 1, 22n + 1, 22n + p\}$                | 2017 |  |  |
| 253.                 | ITVL47 | Leveraging Unused Resources for Energy Optimization of FRGA Interconnect                                             | 2017 |  |  |
| 254.                 | ITVL48 | Flexible DSP Accelerator Architecture Exploiting Carry-Save Arithmetic                                               | 2017 |  |  |
| 255.                 | ITVL49 | Hybrid LUT/Multiplexer FPGA Logic Architectures                                                                      | 2016 |  |  |
| 256.                 | ITVL50 | FPGA-Based Architecture For A Multisensory<br>Barrier To Enhance Railway Safety                                      | 2016 |  |  |
| 257.                 | ITVL51 | Ultralow-Energy Variation-Aware Design:<br>Adder Architecture Study                                                  | 2016 |  |  |
| 258.                 | ITVL52 | Implementation Of AES Using Reversible Cellular Automata Based S-Box                                                 | 2016 |  |  |
| STATIC TIME ANALYSIS |        |                                                                                                                      |      |  |  |
| 257.                 | ITVL53 | A Mismatch-Insensitive Skew Compensation<br>Architecture For Clock Synchronization In<br>3-D ICS                     | 2017 |  |  |

# WE CAN ALSO IMPLEMENT YOUR OWN CONCEPT/IDEA



|                |                  | RSFQ/ERSFQ Cell Library With Improved                   |      |  |  |  |
|----------------|------------------|---------------------------------------------------------|------|--|--|--|
| 258.           | ITVL54           | Circuit Optimization, Timing Verification,              | 2017 |  |  |  |
|                |                  | And Test Characterization                               |      |  |  |  |
|                | VLSI WITH MATLAB |                                                         |      |  |  |  |
| 259.           | ITVL55           | High Performance Integer DCT Architectures              | 2017 |  |  |  |
|                |                  | For HEVC                                                |      |  |  |  |
| 260.           | ITVL56           | A Scalable Approximate DCT Architectures                | 2017 |  |  |  |
| 200.           |                  | For Efficient HEVC Compliant Video Coding               |      |  |  |  |
|                | ITVL57           | LUT Optimization For Distributed Arithmetic             | 2017 |  |  |  |
| 261.           |                  | BasedBlock Least Mean Square Adaptive                   |      |  |  |  |
|                |                  | Filter                                                  |      |  |  |  |
| 262.           | ITVL58           | Multiplier less Unity-Gain SDF-FFTS                     | 2017 |  |  |  |
|                |                  | -CV                                                     |      |  |  |  |
| 263.           | ITVL59           | On Efficient Retiming Of Fixed-Point Circuits           | 2017 |  |  |  |
| 264.           | ITVL60           | Logic Testing with Test-per-Clock Pattern               | 2017 |  |  |  |
| 201.           |                  | Loading and Improved Diagnostic Abilities               |      |  |  |  |
|                | ITVL61           | Input-Based Dynamic Reconfiguration Of                  | 2016 |  |  |  |
| 265.           |                  | Approximate Arithmetic Units for Video                  |      |  |  |  |
|                |                  | Encoding                                                |      |  |  |  |
| 266.           | ITVL62           | Floating-Point Butterfly Architecture Based             | 2016 |  |  |  |
| 200.           |                  | On Binary Signed-Digit Representation                   |      |  |  |  |
|                |                  | A Generalized Algorithm and Reconfigurable              |      |  |  |  |
| 267.           | ITVL63           | Architecture for Efficient and Scalable                 | 2016 |  |  |  |
|                |                  | Orthogonal Approximation of DCT                         |      |  |  |  |
|                | ITVL64           | $(4 + 2\log n)\Delta G$ Parallel Prefix Modulo- $(2n -$ | 2016 |  |  |  |
| 268.           |                  | 3) Adder via Double Representation of                   |      |  |  |  |
|                |                  | Residues in [0, 2]                                      |      |  |  |  |
| QCA TECHNOLOGY |                  |                                                         |      |  |  |  |
| 269.           | ITVL65           | Design of Efficient BCD Adders in Quantum               | 2017 |  |  |  |
|                |                  | Dot Cellular Automata                                   |      |  |  |  |
| 270.           | ITVL66           | Use: A Universal, Scalable, And Efficient               | 2017 |  |  |  |
|                | 11.200           |                                                         | ,    |  |  |  |

# WE CAN ALSO IMPLEMENT YOUR OWN CONCEPT/IDEA



|                        |        | clocking Scheme For QCA                       |      |  |  |  |  |  |
|------------------------|--------|-----------------------------------------------|------|--|--|--|--|--|
|                        |        | Design Of Adder And Subtract or Circuits In   | 2017 |  |  |  |  |  |
| 271.                   | ITVL67 | majority Logic-Based Field-Coupled QCA        | 2017 |  |  |  |  |  |
|                        |        | nano computing                                |      |  |  |  |  |  |
| DESIGN FOR TESTABILITY |        |                                               |      |  |  |  |  |  |
|                        |        | Design for Testability Support for Launch and |      |  |  |  |  |  |
| 272.                   | ITVL68 | Capture Power Reduction in Launch-Off-Shift   | 2017 |  |  |  |  |  |
|                        |        | and Launch-Off-Capture Testing                |      |  |  |  |  |  |
| 272.                   | ITVL69 | Low-Power Programmable PRPG With Test         | 2016 |  |  |  |  |  |
| 212.                   |        | Compression Capabilities                      | 2010 |  |  |  |  |  |
| WWW.Spiroprojects      |        |                                               |      |  |  |  |  |  |

# WE CAN ALSO IMPLEMENT YOUR OWN CONCEPT/IDEA

### **Education Partners:**













# **Technologies and Domain used:**

IEEE 2017, Java, J2ee, Android, Bigdata, Dot net, Arduino, Raspberry pi, IOT, Renewable, PHP, Embedded, Vlsi, Matlab, VB, Net working, Data Mining, Image Processing, Cloud Computing, Mobile Computing, Multimedia, Network Security, Soft Engg, Grid Computing, Automation, Robotics, Communication, RF, Zigbee, Blue tooth, GSM/GPS/GPRS, Power Electronics & Systems, Electrical, DSP, RTOS, Bio metrics, Civil, Analysis, Fabrication, Mechanical, CFD, FEA, etc.

### **Features**

- Latest 2017 IEEE, Science Direct, ACM based project concept and solutions.
- State of the art infrastructure, Innovative Project training methods.
- All our efforts are focused on students to meet industry requirements.
- Our environment is encapsulated with doctorates, professionals and other experts.
- Excellent Placements through our Spiro HR Management Consultants (SMC) Pvt Ltd.

### **Branches:**

## **VELLORE**

#257, Sapthagiri Complex, 2nd Floor Katpadi Main Road, Vellore - 632 007

(Opp. Reliance Pertol Bunk)

Mobile: 9176 620 620

Email: vellore@spiroprojects.com

#### **NAMAKKAL**

No: 62/136, Thillaipuram Main Road,

Paramathi Road, Namakkal

Mobile: 9962 514 514

Email: nkl@spiroprojects.com

# **TIRUNELVELI**

991/1A3, 2nd Floor,

M.G.Raaj Trade Park, South bye bass road,

Nellai-627005. (Near New Bus Stand)

Mobile: 9176 617 617

Email: nellai@spiroprojects.com

## **MADURAI**

#178, 2nd Floor, Vakil New Street, Simmakal, Madurai - 625 001

Mobile: 9176 419 419

Email: madurai@spiroprojects.com

### **PONDICHERY**

20, 1st Floor, 2nd Cross, Natesan Nagar, Pondichery - 05. (Indra Gandhi Square)

Mobile: 9176 694 694.

Email: pondy@spiroprojects.com

### **COIMBATORE**

#93, 1st Floor, Nehru Street,

(Opp. to Senthil Kumaran Theaters)

Ram Nagar, Coimbatore- 641 009

Mobile: 9176 648 648

Email : cbe@spiroprojects.com

**Corporate Office:** SPIRO Solutions Pvt. Ltd #78, 3rd Floor, Usman Road, T. Nagar, Chennai-17. (Upstair Hotel Saravana Bhavan) Tamilnadu, India.

For ECE, EEE, E&I, E&C, Mechanical, Civil, Bio-Medical:

Mobile: +91-9962 067 067, +91-9176 499 499

mail: info@spiroprojects.com

For IT, CSE, MSC, MCA, BSC(CS), B.COM(cs):

Mobile: +91-9791 044 044, +91-9176 644 044

E-Mail: info1@spiroprojects.com,

Website: www.spiroprojects.com.